## ONE TIME EXIT SCHEME

|     | 1 |                     | ~ V2)  |
|-----|---|---------------------|--------|
| USN |   | CMRIT LIBRARY       | 10CS74 |
|     |   | BANGALORE - 568 037 |        |

## Seventh Semester B.E. Degree Examination, April 2018 **Advanced Computer Architecture**

Time: 3 hrs. Note: Answer FIVE full questions, selecting

| at least TWO questions from each part. |    |                                                                                             |            |  |  |  |
|----------------------------------------|----|---------------------------------------------------------------------------------------------|------------|--|--|--|
| PART - A                               |    |                                                                                             |            |  |  |  |
| -                                      |    |                                                                                             | (10 Marks) |  |  |  |
| 1                                      | a. | Define computer Architecture and explain the seven dimensions of ISA.                       | 8          |  |  |  |
|                                        | b. | Find the number of dies per 300mm wafer of circular shape that is used to cut a             | (04 Marks) |  |  |  |
|                                        |    | 1.5cm on side and compare the result with value 1.25.                                       | (04 Marks) |  |  |  |
|                                        | C. | Explain the quantitative principles of computer design.                                     | (00 Marks) |  |  |  |
|                                        |    |                                                                                             |            |  |  |  |
| 2                                      |    | Explain Classic 5 stage pipeline in RISC processors.                                        | (10 Marks) |  |  |  |
| 2                                      | a. | List and explain the major handles in pipeline. Illustrate hazards with examples.           | (10 Marks) |  |  |  |
|                                        | b. | List and explain the major handles in pipeline. Indicates was examples                      | (          |  |  |  |
|                                        |    |                                                                                             |            |  |  |  |
| 3                                      | a. | List and explain the different types of dependencies with example.                          | (08 Marks) |  |  |  |
|                                        | b. | With an appropriate example explain Rescheduling and loop unrolling.                        | (08 Marks) |  |  |  |
|                                        | c. | With the neat sketch explain dynamic branch prediction.                                     | (04 Marks) |  |  |  |
|                                        |    | 44/20                                                                                       |            |  |  |  |
|                                        |    |                                                                                             |            |  |  |  |
| 4                                      | a. | Explain Tomasulo algorithm for extended support speculation.                                | (10 Marks) |  |  |  |
|                                        | b. | Explain the basic VLIW approach. List the drawbacks.                                        | (10 Marks) |  |  |  |
|                                        |    | CMDYD                                                                                       |            |  |  |  |
|                                        |    | PART - B BANGALORE 568 027                                                                  |            |  |  |  |
| _                                      |    | With neat sketch explain the basic structure of centralized shared memory architectures and |            |  |  |  |
| 5                                      | a. | distributed memory multiprocessors. List the advantages and disadvantages.                  | (10 Marks) |  |  |  |
|                                        | b. | Explain the basic schemes for enforcing coherence.                                          | (10 Marks) |  |  |  |
|                                        | υ. | Explain the basic schemes for emotering concreme.                                           | ,          |  |  |  |
| 6                                      | a. | With neat sketch explain the hypothetical memory hierarchy.                                 | (05 Marks) |  |  |  |
| U                                      | b. | Explain the three block replacement strategies when cache miss occurs.                      | (06 Marks) |  |  |  |
|                                        | c. | Explain the six basic cache optimization techniques.                                        | (09 Marks) |  |  |  |
|                                        |    |                                                                                             |            |  |  |  |
| 7                                      | a. | Briefly explain the eleven advanced cache optimization techniques.                          | (11 Marks) |  |  |  |
|                                        | b. | Write a note on protection of virtual memory and protection with virtual machine            | S.         |  |  |  |
|                                        |    |                                                                                             | (09 Marks) |  |  |  |
|                                        |    |                                                                                             |            |  |  |  |
| 8                                      | a. | Explain in detail the hardware support for preserving exception behavior during s           | (10 Marks) |  |  |  |

i) IA - 64 register models

Write a note on:

**BANGALORE - 560 037** 

ii) The Itanium 2 processor.

(10 Marks)

(10 Marks)

Max. Marks:100

2. Any revealing of identification, appeal to evaluator and /or equations written eg, 42+8 = 50, will be treated as malpractice. Important Note: 1. On completing your answers, compulsorily draw diagonal cross lines on the remaining blank pages.