## CBCS Scheme USN ## Third Semester B.E. Degree Examination, Dec.2017/Jan 2018 **Analog Electronics Circuits** Time: 3 hrs. Max. Marks: 80 Note: Answer FIVE full questions, choosing one full question from each module. Module-1 - Explain the different biasing circuits of BJT, for each circuit find an expression for stability 1 factor. Also describe how to find the Q point of the circuit. - b. Draw the circuit of voltage divider bias. Take the circuit parameters as, $V_{CC} = 10$ V, $R_2 = 17 \text{ K}\Omega$ , $R_1 = 83 \text{ K}\Omega$ , $R_0 = 2 \text{ K}\Omega$ , $R_E = 0.5 \text{ K}\Omega$ , find Q point and terminal voltages. The transistor has $\beta = 100$ and $V_{BE} = 0.7$ V. OR - Explain the operation of transistor as a switch with the help of neat circuit diagram and 2 waveforms. Also enumerate the design procedure. (08 Marks) (08 Marks) - For the following circuit, find the Q point, Take $V_{CC} = 10 \text{ V}$ , $R_C = 1 \text{ K}\Omega$ , $R_E = 0.5 \text{ K}\Omega, \ \beta = 50, \ V_{BE} = 0.7 \ \text{V}$ Module-2 - Draw the circuit of emitter follower with voltage divider biasing and derive expressions for 3 (08 Marks) current gain, voltage gain input and output impedances. - For the following circuit find current gain, voltage gain, input and output impedances. (08 Marks) $R_B = 10 \text{ K}\Omega$ OR a. With neat diagrams derive expressions for Miller capacitances (C<sub>MI</sub> and C<sub>MO</sub>) (08 Marks) b. For the following circuit find the lower cut-off frequency, (08 Marks) Module-3 5 a. Two amplifiers are cascaded. The load resistance $R_L = 20 \text{ K}\Omega$ and internal resistance of the voltage source is $2 \text{ K}\Omega$ . Find the (i) Loaded voltage gain of each stage. - (ii) Total voltage gain of cascaded amplifier with Rs. - (iii) Current gain of cascaded amplifiers (iv) Output impedance. The first stage bias No load voltage gain = 1, Input impedance = 500 K $\Omega$ , Output impedance = 1 K, The second stage has a no load voltage gain of 300, input impedance of 1 K $\Omega$ and output impedance of 50 K $\Omega$ (08 Marks) b. With neat diagrams explain cascade amplifier. (08 Marks) OR a. Derive suitable expression to explain the effect of negative feedback on, (i) Gain stability (ii) Distortion in amplifier. (08 Marks) b. The open loop gain of an amplifier is subjected to variation of $\pm 10\%$ due to changes in temperature. Using such an amplifier design a feedback amplifier such that the closed loop gain of the amplifier is $150\pm 1\%$ . Find the value of open loop gain of the amplifier and feedback factor. (08 Marks) Module-4 7 a. Draw the circuit of class-A transformed amplifier and explain its operation. Derive an expression for maximum efficiency of conversion with the help of neat waveforms. (08 Marks) b. A transistor amplifier has zero signal collector current of 40 mA. When an accounce is connected, the dc collector current is 50 mA. The peak fundamental current in collector is 30 mA. Find second harmonic distortion and output ac power. OR 8 a. Draw the circuit of Wien bridge oscillator and explain its operation. Also derive an expression for frequency of oscillation. (10 Marks) Explain with neat circuit diagram, the operation of crystal oscillator and write the expression for frequency of oscillation. Module-5 9 a. With neat diagrams, explain the construction, working and static characteristics of n-channel JRET. (08 Marks) b. Draw the circuit of common source amplifier with bypass capacitor and derive an expression for voltage gain and output impedance. (08 Marks) OR 10 a. With the help of neat diagrams, explain the construction, working and characteristics of n-channel depletion MOSFET. (08 Marks) b. A common source amplifier without bypass capacitor has $R_D = 2 \text{ K}\Omega$ , $R_S = 1 \text{ K}\Omega$ , $R_G = 1 \text{ M}\Omega$ , find voltage gain and output impedance $g_m = 2m \Omega$ . (08 Marks)