(06 Marks) ## Fourth Semester B.E. Deg ## Fourth Semester B.E. Degree Examination, Aug./Sept.2020 Computer Organization Max. Marks:100 Note: Answer any FIVE full questions, selecting atleast TWO questions from each part. | | | | | , | |----------------------------------------------------------------|---|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------| | | | | $\underline{PART - A}$ | | | | 1 | a. | Draw and explain the connection between processor and memory with the | respective | | | | | registers. | (08 Marks) | | | | b. | Derive the basic performance equation. Discuss the measures to improve the performance | ormance. | | | | | | (08 Marks) | | | | c. | Covert the following pairs of decimal numbers to five bit signed 2's complem | ent number | | | | | and add them. State whether or not overflow occurs: | (0.4 h f 1 ) | | | | | (i) 7 and 12 (ii) -9 and -6 | (04 Marks) | | 2 a. What is little endian and big endian storage concept of r | | 0 | What is little endian and big endian storage concept of memory. Represent | the number | | | 4 | a. | 63478952H in 32 bit big endian and little endian memory. | (06 Marks) | | | | b. | What is subroutine? Explain stack frame related to subroutine. | (07 Marks) | | | | c. | Explain logical shift and rotate instructions with examples. | (07 Marks) | | | | ٥. | Emplain to global shift and to take institutions with one inputs | ( | | | 3 | 3 a. Explain how interrupt requests from several IO devices can be communicated to a pro | | a processor | | | | | through a single INTR line. | (10 Marks) | | | | b. | What are the different methods of Direct Memory Access (DMA). Explain them: | | | | | | | (05 Marks) | | | | c. | Explain Synchronous and Asynchronous bus by using timing diagram. | (05 Marks) | | | 4 | | Produit mid Cond and linear controls | (00 Ml) | | | 4 | a.<br>L | Explain with figure serial interface circuit. Explain with respect to Universal Serial Bus (USB): | (08 Marks) | | | | b. | (i) Architecture (ii) Packet (iii) Input and output operation | (12 Marks) | | | | | | | | | | | PART – B CMRIT LII | SHAHY | | | _ | | | | | | 5 | a. | Draw a diagram and explain working of 16 Megabits DRAM chip configured as a explain how it can be made to work in fast page mode. | (10 Marks) | | | | h | Explain static memory cell with figure. | (05 Marks) | | | | c. | What do you mean by memory interleaving explain with example. | (05 Marks) | | | | The same of | , hat do you mean of moment inverted and original with stamped | (42 2-2-2) | | | 6 | a. | Draw and explain schematic representation of carry save addition operation. | (05 Marks) | | | | b. | Give Booth's algorithm to multiply binary two numbers, explain working o | f algorithm | | | | | taking an example. | (10 Marks) | | | | c. | Explain the IEEE standard for floating point number. | (05 Marks) | | | | | | | | | 7 | a. | Write and explain the control sequence for execution of an unconditional branch | | | | | h | With figure explain the concept of multiple bus organization of processor. | (10 Marks)<br>(10 Marks) | | | | b. | with figure explain the concept of multiple out organization of processor. | (10 mains) | | | 8 | a. | Write a short note on Power Wall. | (06 Marks) | | | | b. | Explain different approaches used in multithreading. | (08 Marks) | | | | | | | State the advantages of multiprocessor system.