## CMOS VLSI DESIGN IAT-1 TCE

CMOS VLSI DESIGN IAT-1 TCE

The respondent's email address (vidy17te@cmrit.ac.in) was recorded on submission of this form.

| Name *               |  |
|----------------------|--|
| Name "               |  |
| /idya N              |  |
|                      |  |
|                      |  |
|                      |  |
| JSN *                |  |
| 701 <b>4</b>         |  |
| CER17TE036           |  |
|                      |  |
|                      |  |
|                      |  |
| email id *           |  |
|                      |  |
| ridy17te@cmrit.ac.in |  |
|                      |  |
|                      |  |

| SEM *                                           |         |
|-------------------------------------------------|---------|
| 7                                               |         |
|                                                 |         |
|                                                 |         |
| BRANCH *                                        |         |
| Tce                                             |         |
|                                                 |         |
|                                                 |         |
| Source and drain in nMOS device are isolated by | 1 point |
| single diode                                    |         |
| • two diodes                                    |         |
| three diodes                                    |         |
| of four diodes                                  |         |
|                                                 |         |
|                                                 |         |

| In depletion mode MOS, source and drain are connected by | 1 point |
|----------------------------------------------------------|---------|
| insulating channel                                       |         |
| o conducting channel                                     |         |
| ○ Vdd                                                    |         |
| ○ Vss                                                    |         |
| Option 5                                                 |         |
|                                                          |         |
| MOS transistor structure is                              | 1 point |
| symmetrical                                              |         |
| on non symmetrical                                       |         |
| semi symmetrical                                         |         |
| pseudo symmetrical                                       |         |
|                                                          |         |

| As source drain voltage increases, channel depth           | 1 point |
|------------------------------------------------------------|---------|
| decreases                                                  |         |
| increases                                                  |         |
| O logarithmically increases                                |         |
| exponentially increases                                    |         |
|                                                            |         |
|                                                            |         |
| Depletion mode MOSFETs are more commonly used as           | 1 point |
| Depletion mode MOSFETs are more commonly used as  switches | 1 point |
|                                                            | 1 point |
| switches                                                   | 1 point |
| <ul><li>switches</li><li>buffers</li></ul>                 | 1 point |

| Enhancement mode MOSFETs are more commonly used as | 1 point |
|----------------------------------------------------|---------|
| switches                                           |         |
| O resistors                                        |         |
| O buffers                                          |         |
| Capacitors                                         |         |
|                                                    |         |
| Photoresist layer is formed using                  | 1 point |
| high sensitive polymer                             |         |
| O light sensitive polymer                          |         |
| O polysilicon                                      |         |
| Silicon dioxide                                    |         |
|                                                    |         |
|                                                    |         |

| CMOS inverter has regions of operation                 | 1 point |
|--------------------------------------------------------|---------|
| three                                                  |         |
| O four                                                 |         |
| O two                                                  |         |
| five                                                   |         |
|                                                        |         |
|                                                        |         |
| Increasing Vsb, the threshold voltage                  | 1 point |
| Increasing Vsb, the threshold voltage  does not affect | 1 point |
|                                                        | 1 point |
| O does not affect                                      | 1 point |
| <ul><li>does not affect</li><li>decreases</li></ul>    | 1 point |

| ooint |
|-------|
|       |
|       |
|       |
|       |
|       |
| point |
|       |
|       |
|       |
|       |
|       |
|       |

| In saturation region, the current in n-channel MOSFET is with increasing Vds | 1 point |
|------------------------------------------------------------------------------|---------|
| C Linearly increases                                                         |         |
| O Non linearly increases                                                     |         |
| constant                                                                     |         |
| Others                                                                       |         |
|                                                                              |         |
| nMOS pass transistor is                                                      | 1 point |
| Strong logic '1' transfer device                                             |         |
| Strong logic '0' transfer device                                             |         |
| Both Strong logic '1' and logic '0' transfer device                          |         |
| Neither Strong logic '1' and logic '0' transfer device                       |         |
|                                                                              |         |

| pMOS pass transistor is                                | 1 point |
|--------------------------------------------------------|---------|
| Strong logic '1' transfer device                       |         |
| Strong logic '0' transfer device                       |         |
| Both Strong logic '1' and logic '0' transfer device    |         |
| Neither Strong logic '1' and logic '0' transfer device |         |
|                                                        |         |
| Transmission gate is                                   | 1 point |
| Strong logic '1' transfer device                       |         |
| Strong logic '0' transfer device                       |         |
| Both Strong logic '1' and logic '0' transfer device    |         |
| Neither Strong logic '1' and logic '0' transfer device |         |
|                                                        |         |

| Current Ids depends on               | 1 point  |
|--------------------------------------|----------|
| Mobility of carriers                 |          |
| Thickness of the gate oxide          |          |
| Channel length and width             |          |
| All of the above                     |          |
|                                      |          |
| Untitled Section                     |          |
| NMOS transistors are fabricated on a | 2 points |
| N-type Silicon substrate             |          |
| O Pure Silicon substrate             |          |
| P-type Silicon substrate             |          |
| None of the above                    |          |

| points |
|--------|
|        |
|        |
|        |
|        |
|        |
| points |
|        |
|        |
|        |
|        |
|        |
|        |

| Physical channel in depletion mode transistor is created using | 2 points |
|----------------------------------------------------------------|----------|
| O Diffusion process                                            |          |
| Oxidation process                                              |          |
| Ion Implantation process                                       |          |
| Metallization process                                          |          |
|                                                                |          |
| Masks are used to define                                       | 2 points |
| Transistor area                                                |          |
| Patterning of PolySi                                           |          |
| O Patterning of Metal                                          |          |
| All of the Above                                               |          |
|                                                                |          |

| Thinox mask is used to define | 2 points |
|-------------------------------|----------|
| Transistor regions            |          |
| O Patterning of PolySi        |          |
| O Patterning of Metal         |          |
| All of the Above              |          |
|                               |          |
| Bipolar transistor has        | 2 points |
| high input impedance          |          |
| High output drive current     |          |
| Scalable threshold voltage    |          |
| O all                         |          |
|                               |          |
|                               |          |

| MOS structure is equivalent to                               | 2 points |
|--------------------------------------------------------------|----------|
| Resistor                                                     |          |
| O Inductor                                                   |          |
| Capacitor                                                    |          |
| None of the above                                            |          |
|                                                              |          |
| The condition for non saturated region of nmos transistor is | 2 points |
|                                                              |          |
| Vds = Vgs - Vt                                               |          |
| Vds = Vgs - Vt Vgs lesser than Vt                            |          |
|                                                              |          |
| Vgs lesser than Vt                                           |          |
| Vgs lesser than Vt  Vds lesser than Vgs – Vt                 |          |

| Enhancement mode device acts as    | _ switch, depletion mode acts as | switch | 2 points |
|------------------------------------|----------------------------------|--------|----------|
| open, closed                       |                                  |        |          |
| Closed, open                       |                                  |        |          |
| open, open                         |                                  |        |          |
| Close, close                       |                                  |        |          |
|                                    |                                  |        |          |
| What are the advantages of BiCMOS? |                                  |        | 2 points |
| higher gain                        |                                  |        |          |
| high frequency characteristics     |                                  |        |          |
| better noise characteristics       |                                  |        |          |
| all of the above                   |                                  |        |          |
|                                    |                                  |        |          |
|                                    |                                  |        |          |

| Which type of CMOS circuits are good and better? | 2 points |
|--------------------------------------------------|----------|
| O p well                                         |          |
| n well                                           |          |
| twin tub                                         |          |
| all of the above                                 |          |
|                                                  |          |
| Velocity can be given as                         | 2 points |
| O μ/Vds                                          |          |
| μ/Ε                                              |          |
| Ο μ*Ε                                            |          |
| O Ε/μ                                            |          |
|                                                  |          |
|                                                  |          |

| If Vgs = 3v, Vds = 5v and Vt = 1v then nMOS transistor is operating in | 2 points |
|------------------------------------------------------------------------|----------|
| Cut-off region                                                         |          |
| Non-saturation region                                                  |          |
| Saturation region                                                      |          |
| None of the above                                                      |          |
|                                                                        |          |
| If Vgs = 3v, Vds = 1v and Vt = 1v then nMOS transistor is operating in | 2 points |
| Cut-off region                                                         |          |
| Non-saturation region                                                  |          |
| Saturation region                                                      |          |
| None of the above                                                      |          |
|                                                                        |          |
|                                                                        |          |
|                                                                        |          |

| A fast circuit requires                                                                                | 1 point |
|--------------------------------------------------------------------------------------------------------|---------|
| high gm                                                                                                |         |
| O low gm                                                                                               |         |
| does not depend on gm                                                                                  |         |
| O low cost                                                                                             |         |
|                                                                                                        |         |
|                                                                                                        |         |
| If both the transistors in a CMOS Inverter are in saturation, then they act as                         | 1 point |
| If both the transistors in a CMOS Inverter are in saturation, then they act as  ourself current source | 1 point |
|                                                                                                        | 1 point |
| current source                                                                                         | 1 point |
| <ul><li>current source</li><li>voltage source</li></ul>                                                | 1 point |
| <ul><li>current source</li><li>voltage source</li><li>divider</li></ul>                                | 1 point |

| The photoresist layer is exposed to                                                 | 1 point |
|-------------------------------------------------------------------------------------|---------|
| visible light                                                                       |         |
| ultraviolet light                                                                   |         |
| infra-red light                                                                     |         |
| ○ LED                                                                               |         |
|                                                                                     |         |
|                                                                                     |         |
| Inversion layer in enhancement mode n-type consists of excess of                    | 1 point |
| Inversion layer in enhancement mode n-type consists of excess of  positive carriers | 1 point |
|                                                                                     | 1 point |
| o positive carriers                                                                 | 1 point |
| <ul><li>positive carriers</li><li>negative carriers</li></ul>                       | 1 point |

This form was created inside of CMR Institute of Technology.

Google Forms