## USN ## Fourth Semester B.E. Degree Examination, June/July 2017 **Computer Organisation** | Time: 3 hrs. Max. Marks:10 | | | | | |---------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--| | Note: Answer any FIVE full questions, selecting atleast TWO questions from each part. | | | | | | 1 | b. | Explain in brief different types of key parameters that affect the processor per Draw and explain the connection between memory and processor, with the register. List the different systems used to represent signed numbers. Perform the operations on the $5$ – bit signed numbers using 2's compliment representation systimately $(-8) + (-12)$ ii) $(-6) - (+2)$ iii) $(-8) - (+3)$ . | (05 Marks)<br>respective<br>(05 Marks)<br>following | | | 2 | b.<br>c. | What is Little endian and Big endian memory? Represent any 32 bits number in and little endian memory. Write an assembly language program to convert unpacked BCD number to panumber. With example, explain any four addressing modes. With example, explain Logical shift and Arithmetic shift instruction. | (05 Marks) | | | 3 | b. | What is IO mapped IO and memory mapped IO? Explain them in briefly. With figure, explain Distributed Arbitration in detail. What are the different methods of DMA? Explain them in brief. | (05 Marks)<br>(10 Marks)<br>(05 Marks) | | | 4 | | With a block diagram, explain how output device is interfaced to processor. Explain with Timing signal of read operation on PCI (Peripheral Component Intuition bus by showing role of IRDY/TRDY. | (10 Marks)<br>terconnect)<br>(10 Marks) | | | 5 | | $\frac{\textbf{PART} - \textbf{B}}{\textbf{With figure, explain Internal structure of Static memory.}}$ With figure, explain Internal organization of $2M \times 8$ dynamic memory chip. | (05 Marks)<br>(10 Marks) | | | 5 | a. | With figure, explain Internal structure of Static memory. | (05 Marks) | |---|----|---------------------------------------------------------------------------|------------| | | b. | With figure, explain Internal organization of 2M × 8 dynamic memory chip. | (10 Marks) | | | c. | Explain in detail the Associative mapping of cache memory. | (05 Marks) | - Design and explain 4 bit carry look ahead adder. (10 Marks) - b. Perform signed multiplication of numbers (+13) and (-6) by using bit pair recoding technique. (05 Marks) - c. Explain with example IEEE standard for floating point numbers. (05 Marks) - a. List out the action needed to execute the instruction add (R<sub>3</sub>), R<sub>1</sub>. Write and explain 7 sequence of control steps for the execution of the same. (10 Marks) - b. With figure, explain Control Unit Organization. (10 Marks) - 8 a. Explain the classic organization of a shared memory multiprocessor. (10 Marks) b. Explain the different approaches used in multithreading. (10 Marks)