## GBGS SCHEME

18EC35 USN Third Semester B.E. Degree Examination, July/August 2021 Z **Computer Organization and Architecture** Max. Marks: 100 Time: 3 hrs ANGALORE - 57 Note: Answer any FIVE full questions. Explain following registers: (i) PC (ii) IR (iii) MAR (06 Marks) 1 Explain how user program and OS routine are sharing processor with printer. (08 Marks) Explain basic performance equation. (06 Marks) Perform using 2's complement arithmetic: (i) -5 + (-2) (ii) Subtract -5 from -7 (06 Marks) b. Explain BIG-ENDIAN and LITTLE-ENDIAN assignment. (06 Marks) c. Illustrate instruction execution and straight line sequencing for the program  $C \leftarrow [A] + [B]$ . [Assume that each instruction is 4 byte]. (08 Marks) List the generic addressing modes with assembler syntax and addressing function. (10 Marks) 3 Explain shift and any two rotate instructions with relevant diagrams. (10 Marks) Write assembly language program to add 'N' numbers and store the result in 'SUM'. Assume the following address: Program should start from '100'. (ii) 'N' is stored at 204 (iii) Numbers are stored in memory from the address 208. Each number is 4 bytes. 'SUM' is stored at 200 Assume each instruction is 4 byte (08 Marks) Explain stack concept with relevant diagrams. (08 Marks) List the steps involved in 'CALL' and 'RETURN' instructions. (04 Marks) Explain I/O interface for input device and also write the assembly program that reads the one LINE from the keyboard and echoes it back to the display. (10 Marks) Explain methods used for enabling and disabling interrupts. (10 Marks) Explain daisy chain method used for handling simultaneous interrupt request. (06 Marks) b. Explain memory mapped I/O access. (06 Marks) Explain use of DMA controller in computer system. (08 Marks) Calculate number of address lines required to access following memory: (i) 64 KB (ii) 512 MB (iii) 256 KB (iv) 8 GB (04 Marks) b. Explain internal organization of 2M × 8 dynamic memory chip. (08 Marks) Explain different types of nonvolatile memory. (08 Marks) Explain cache memory and its relevant terms. (08 Marks) CMRIT LIBRARY Explain virtual memory organization. (06 Marks) b. BANGALORE - 560.037 Explain magnetic disk principles. (06 Marks) Explain single bus organization of the data path inside a processor. (10 Marks) List the steps involved in memory read operation and also draw corresponding timing diagram. (10 Marks) 10 Write the control sequence for execution of the instruction Add (R<sub>3</sub>), R<sub>1</sub>. (06 Marks) a. Explain block diagram of a complete processor. (06 Marks)

Explain micro programmed control concept.

(08 Marks)