# eventh Semester B.E. Degree Examination, June/July 2023 **Advanced Computer Architecture**

Max. Marks: 100

Note: Answer any FIVE full questions, choosing ONE full question from each module.

## Module-1

| 1 | a. | Explain with a neat diagram, the element of modern computer system. | (10 Marks)  |
|---|----|---------------------------------------------------------------------|-------------|
|   |    |                                                                     | (40 7 7 7 ) |

Briefly explain the architecture of vector super computer with a neat diagram. (10 Marks)

### OR

With a diagram, explain the tagged token data flow computer. (10 Marks) 2 a.

List out metrics affecting scalability of a computer system and briefly discuss the same. b. (10 Marks)

### Module-2

Compare the CISC and RISC process architectures with neat diagram. 3 (10 Marks) a.

Explain the architecture of VLIW processor and its pipeline system. (10 Marks) b.

# OR

Explain Hierarchical memory technology with respect to inclusion, coherence and locality of references. (10 Marks)

Explain the address translation mechanism using TLB and various forms of page tables.

(10 Marks)

### Module-3

With diagrams, explain central bus arbitration and distributed bus arbitration. 5 (10 Marks) a.

Explain Cache addressing models and direct mapping cache. b.

(10 Marks)

6 Briefly discuss sequential and weak consistency models with necessary schematic diagrams. a. (10 Marks)

Discuss static arithmetic pipelines and distinguish between an n-bit carry propagate adder (CPA) and an n-bit Carry - Save Adder (CSA). (10 Marks)

### Module-4

7 Explain with schematic diagrams inter-process cross bar network design and a row of cross point switch design in a cross bar network. (10 Marks)

b. Explain Routing in Omega network.

(10 Marks)

# OR

Explain Snoopy bus protocol approach to ensure coherence. 8 a.

(10 Marks) (10 Marks)

Discuss the three generation of multi-computers.

# Module-5

Explain Inter Process Communication (IPC) mechanisms using 9

i) Shared variable Model ii) Message passing Model.

(10 Marks)

Explain different phases in optimizing compilers for parallelism.

(10 Marks)

Explain different language features for parallelism. 10

CMRIT LIBRARY BANGALORE - 560 037

(10 Marks)

Discuss the following (any two only)

i) Tomasulo's Algorithm ii) Reorder Buffer

iii) Register Renaming

(10 Marks)

